Document order number: MC33886/D Rev 2, 12/2002

# 5.2 A H-Bridge

The 33886 is a monolithic H-Bridge ideal for fractional horsepower DCmotor and bi-directional thrust solenoid control. The IC incorporates internal control logic, charge pump, gate drive, and low R<sub>DS(ON)</sub> MOSFET output circuitry. The 33886 is able to control continuous inductive DC load currents to 5.2 A. Output loads can be Pulse Width Modulation (PWM) controlled at frequencies to 10 kHz.

A Fault Status output reports undervoltage, overcurrent, and overtemperature conditions. Two independent inputs control the two halfbridge totem-pole outputs. Two disable inputs force the outputs to tristate (exhibit high impedance).

The 33886 is parametrically specified over a temperature range of -40°C  $\leq$  $T_A \le 125^{\circ}C$ , 5.0 V  $\le V_{PWR} \le 28$  V, and is available in an economical surface mount package.

#### Features

- Direct Replacement for MC33186DH1 in the HSOP20 Package
- 5.0 V to 30 V Operation
- 120 m $\Omega$  R<sub>DS(ON)</sub> H-Bridge Switches
- TTL/CMOS Compatible Inputs
- PWM Frequencies to 10 kHz
- Automatic PWM Overcurrent Limiting •
- Output Short Circuit Protection
- · Overtemperature Output Current Reduction with Shutdown
- Undervoltage Shutdown ٠
- Fault Status Reporting



#### **ORDERING INFORMATION**

| Device       | Temperature<br>Range (T <sub>A</sub> ) | Package |  |
|--------------|----------------------------------------|---------|--|
| PC33886DH/R2 | -40 to 125°C                           | 20 HSOP |  |



33886



Figure 1. 33886 Internal Block Diagram



#### **PIN FUNCTION DESCRIPTION**

| Pin      | Pin Name         | Description                                                                                                                                   |
|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | AGND             | Low current Analog signal ground.                                                                                                             |
| 2        | FS               | Open drain active LOW Fault Status output requiring a pull-up resistor to 5.0 V.                                                              |
| 3        | IN1              | True Logic input control of OUT1 (i.e., IN1 logic HIGH = OUT1 HIGH).                                                                          |
| 4, 5, 16 | V <sub>PWR</sub> | Positive power source connection.                                                                                                             |
| 6, 7     | OUT1             | H-Bridge output 1.                                                                                                                            |
| 8, 20    | DNC              | Connect these pins to ground in the application. They are test mode pins used in manufacturing only.                                          |
| 9–12     | PGND             | Device high current power ground.                                                                                                             |
| 13       | D2               | Active LOW input used to simultaneously tristate disable both H-Bridge outputs. When $\overline{D2}$ is Logic LOW, both outputs are tristate. |
| 14, 15   | OUT2             | H-Bridge output 2.                                                                                                                            |
| 17       | C <sub>CP</sub>  | External reservoir capacitor connection for internal Charge Pump.                                                                             |
| 18       | D1               | Active HIGH input used to simultaneously tristate disable both H-Bridge outputs. When D1 is Logic HIGH, both outputs are tristate.            |
| 19       | IN2              | True Logic input control of OUT2 (i.e., IN2 logic HIGH = OUT2 HIGH).                                                                          |

#### **MAXIMUM RATINGS**

All voltages are with respect to ground unless otherwise noted.

| Rating                                                     | Symbol                 | Value          | Unit |
|------------------------------------------------------------|------------------------|----------------|------|
| Power Supply Voltage                                       |                        |                | V    |
| Normal Operation (Steady-State)                            | V <sub>PWR(SS)</sub>   | 30             |      |
| Transient (Note 1)                                         | V <sub>PWR(t)</sub>    | 30 to 40       |      |
| Input Voltage (Note 2)                                     | V <sub>IN</sub>        | 7.0            | V    |
| FS Status Output (Note 3)                                  | V <sub>FS</sub>        | 7.0            | V    |
| Continuous Output Current (Note 4)                         | I <sub>OUT(CONT)</sub> | 5.2            | A    |
| ESD Voltage                                                |                        |                | V    |
| Human Body Model (Note 5)                                  | V <sub>ESD1</sub>      | ±2000 (Note 7) |      |
| Machine Model (Note 6)                                     | V <sub>ESD2</sub>      | ±200           |      |
| Storage Temperature                                        | T <sub>STG</sub>       | -65 to 150     | °C   |
| Ambient Temperature (Note 8)                               | T <sub>A</sub>         | -40 to 125     | °C   |
| Operating Junction Temperature                             | TJ                     | -40 to 150     | °C   |
| Lead Soldering Temperature (Note 9)                        | T <sub>SOLDER</sub>    | 260            | °C   |
| Approximate Junction-to-Board Thermal Resistance (Note 10) | R <sub>0J-B</sub>      | ~5.0           | °C/W |

Notes

- 1. Device will survive the transient overvoltage indicated for a maximum duration of 500 ms.
- 2. Exceeding the input voltage on IN1, IN2, D1, or D2 may cause a malfunction or permanent damage to the device.
- 3. Exceeding the pull-up resistor voltage on the open Drain  $\overline{FS}$  pin may cause permanent damage to the device.
- 4. Continuous output current capability so long as junction temperature is  $\leq 150^{\circ}$ C.
- 5. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ).
- 6. ESD2 testing is performed in accordance with the Machine Model ( $C_{ZAP}$  = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ ).
- All pins are capable of Human Body Model ESD voltages of ±2000 V with two exceptions: (1) D2 to PGND is capable of ±1500 V and (2) OUT1 to AGND is capable of ±1000 V.
- 8. The limiting factor is junction temperature, taking into account the power dissipation, thermal resistance, and heat sinking.
- 9. Lead soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- 10. Exposed heat sink pad plus the power and ground terminals comprise the main heat conduction paths. The actual R<sub>0J-B</sub> (junction-to-PC board) values will vary depending on solder thickness and composition and copper trace.A

#### STATIC ELECTRICAL CHARACTERISTICS

Characteristics noted under conditions 5.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  28 V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted.

| Characteristic                                                                        | Symbol                                                                             | Min                | Тур              | Max              | Unit         |
|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------|------------------|------------------|--------------|
| Power Supply                                                                          |                                                                                    |                    |                  |                  | •            |
| Operating Voltage Range<br>Steady-State (Note 11)<br>Transient (t < 500 ms) (Note 12) | V <sub>PWR(SS)</sub><br>V <sub>PWR(t)</sub>                                        | 5.0<br>-           |                  | 30<br>40         | V            |
| Standby Supply Current<br>V <sub>EN</sub> = 5.0 V, I <sub>LOAD</sub> = 0 A            | IPWR(standby)                                                                      | _                  | _                | 20               | mA           |
| Threshold Supply Voltage<br>Switch-OFF<br>Switch-ON<br>Hysteresis                     | V <sub>PWR(thres-OFF)</sub><br>V <sub>PWR(thres-ON)</sub><br>V <sub>PWR(hys)</sub> | 4.15<br>4.5<br>150 | 4.4<br>4.75<br>– | 4.65<br>5.0<br>- | V<br>V<br>mV |
| Charge Pump                                                                           |                                                                                    | L                  | •                | •                |              |
| Charge Pump Voltage<br>V <sub>PWR</sub> = 4.15 V<br>V <sub>PWR</sub> < 40 V           | V <sub>CP</sub> - V <sub>PWR</sub>                                                 | 3.35<br>-          |                  | -<br>20          | V            |
| Control Inputs                                                                        |                                                                                    |                    |                  |                  | 1            |
| Input Voltage (IN1, IN2, D1, D2)<br>Threshold HIGH<br>Threshold LOW<br>Hysteresis     | V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>HYS</sub>                             | 3.5<br>-<br>0.7    | -<br>-<br>1.0    | _<br>1.4<br>_    | V            |
| Input Current (IN1, IN2, D1) (Note 13)<br>V <sub>IN</sub> = 0 V                       | I <sub>IN</sub>                                                                    | -200               | -80              | _                | μA           |
| $\overline{\text{D2}}$ Input Current (Note 14)<br>V $_{\overline{\text{D2}}}$ = 5.0 V | I <sub>D2</sub>                                                                    | _                  | 25               | 100              | μA           |

Notes

11. Development specifications are characterised over the range of  $5.0 \text{ V} \le \text{V}_{PWR} \le 28 \text{ V}$ . However, the device is functional from 5.0 V to 30 V.

12. Device will survive the transient overvoltage indicated for a maximum duration of 500 ms.

13. Inputs IN1, IN2, and D1 have independent internal pull-up current sources.

14. The  $\overline{D2}$  input incorporates an active internal pull-down current sink.

#### STATIC ELECTRICAL CHARACTERISTICS (continued)

Characteristics noted under conditions 5.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  28 V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                      | Symbol                 | Min | Тур | Мах | Unit |
|-----------------------------------------------------------------------------------------------------|------------------------|-----|-----|-----|------|
| Power Outputs (OUT1 and OUT2)                                                                       |                        |     |     |     |      |
| Output-ON Resistance (Note 15)                                                                      | R <sub>OUT</sub>       |     |     |     | mΩ   |
| 5.0 V < V <sub>PWR</sub> < 28 V, T <sub>J</sub> = 25°C                                              |                        | -   | 120 | -   |      |
| 8.0 V < V <sub>PWR</sub> < 28 V, T <sub>J</sub> = 150°C                                             |                        | -   | -   | 225 |      |
| $5.0 \text{ V} < \text{V}_{\text{PWR}} < 8.0 \text{ V}, \text{ T}_{\text{J}} = 150^{\circ}\text{C}$ |                        | _   | -   | 300 |      |
| Output Latch-OFF Current (Note 16)                                                                  | ILATCH-OFF             | 5.2 | 6.5 | 7.8 | А    |
| High-Side Overcurrent Detection                                                                     | I <sub>OCD(H)</sub>    | 11  | _   | -   | А    |
| Low-Side Overcurrent Detection                                                                      | I <sub>OCD(L)</sub>    | 8.0 | -   | -   | А    |
| Leakage Current (Note 17)                                                                           | I <sub>OUT(leak)</sub> |     |     |     | μA   |
| V <sub>OUT</sub> = V <sub>PWR</sub>                                                                 |                        | -   | 100 | 200 | -    |
| V <sub>OUT</sub> = GND                                                                              |                        | -   | 30  | 60  |      |
| Free-Wheeling Diode Forward Voltage Drop (Note 18)                                                  | V <sub>F</sub>         |     |     |     | V    |
| I <sub>OUT</sub> = 3.0 A                                                                            |                        | -   | -   | 2.0 |      |
| Switch-OFF                                                                                          |                        |     |     |     | °C   |
| Thermal Shutdown                                                                                    | T <sub>LIM</sub>       | 175 | -   | -   |      |
| Hysteresis                                                                                          | T <sub>HYS</sub>       | _   | 15  | -   |      |

#### Fault Status (Note 19)

| Fault Status Leakage Current (Note 20)<br>V <sub>FS</sub> = 5.0 V | IFS(leak)            | - | _ | 10  | μA |
|-------------------------------------------------------------------|----------------------|---|---|-----|----|
| Fault Status SET Voltage (Note 21)<br>Ι <sub>FS</sub> = 300 μΑ    | V <sub>FS(LOW)</sub> | _ | _ | 1.0 | V  |

Notes

15. Output-ON resistance as measured from output to  $V_{\text{PWR}}$  and GND.

16. Product with date codes of December 2002, week 51, will exhibit the values indicated in this table. Product with earlier date codes may exhibit a minimum of 6.0 A and a maximum of 8.5 A.

17. Outputs switched OFF with D1 or D2.

18. Parameter is guaranteed by design but not production tested.

19. Fault Status output is an open Drain output requiring a pull-up resistor to 5.0 V.

20. Fault Status Leakage Current is measured with Fault Status HIGH and not SET.

21. Fault Status Set Voltage is measured with Fault Status LOW and SET with  $I_{\overline{FS}}$  = 300 µA.

#### DYNAMIC ELECTRICAL CHARACTERISTICS

Characteristics noted under conditions 5.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  28 V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted.

| Characteristic                                                                           | Symbol                          | Min | Тур  | Max | Unit |
|------------------------------------------------------------------------------------------|---------------------------------|-----|------|-----|------|
| Timing Characteristics                                                                   |                                 |     |      |     |      |
| PWM Frequency (Note 22)                                                                  | f <sub>PWM</sub>                | -   | -    | 10  | kHz  |
| Maximum Switching Frequency During Current Limit (Note 23)                               | f <sub>MAX</sub>                | -   | -    | 20  | kHz  |
| Output ON Delay (Note 24)<br>V <sub>PWR</sub> = 14 V                                     | t <sub>d(ON)</sub>              | _   | _    | 18  | μs   |
| Output OFF Delay (Note 24)<br>V <sub>PWR</sub> = 14 V                                    | t <sub>d(OFF)</sub>             | _   | _    | 18  | μs   |
| Output Rise and Fall Time (Note 25)<br>V <sub>PWR</sub> = 14 V, I <sub>out</sub> = 3.0 A | t <sub>f</sub> , t <sub>r</sub> | 2.0 | 5.0  | 8.0 | μs   |
| Output Latch-OFF Time                                                                    | t <sub>a</sub>                  | 15  | 20.5 | 26  | μs   |
| Output Blanking Time                                                                     | t <sub>b</sub>                  | 12  | 16.5 | 21  | μs   |
| Free-Wheeling Diode Reverse Recovery Time (Note 26)                                      | t <sub>rr</sub>                 | 100 | -    | -   | ns   |
| Disable Delay Time (Note 27)                                                             | t <sub>d(disable)</sub>         | _   | _    | 8.0 | μs   |
| Over-Current/Temperature Turn-OFF Time (Note 28)                                         | t <sub>FAULT</sub>              | -   | 4.0  | -   | μs   |
| Power-OFF Delay Time                                                                     | t <sub>pod</sub>                | -   | 1.0  | 5.0 | ms   |

Notes

22. The outputs can be PWM controlled from an external source. This is typically done by holding one input high while applying a PWM pulse train to the other input. The maximum PWM frequency obtainable is a compromise between switching losses and switching frequency. Refer to Typical Switching Waveforms, Figure 8 through Figure 15.

23. The Maximum Switching Frequency during Current Limit is internally implemented. The internal control produces a constant OFF-time PWM of the output. The output load current effects the Maximum Switching Frequency.

- 24. Output Delay is the time duration from the midpoint of the IN1 or IN2 input signal to the 10% or 90% point (dependent on the transition direction) of the OUT1 or OUT2 signal. If the output is transitioning HIGH-to-LOW, the delay is from the midpoint of the input signal to the 90% point of the output response signal. If the output is transitioning LOW-to-HIGH, the delay is from the midpoint of the input signal to the 10% point of the output response signal. See Figure 3.
- 25. Rise Time is from the 10% to the 90% level and Fall Time is from the 90% to the 10% level of the output signal. See Figure 4.
- 26. Parameter is guaranteed by design but not production tested.

27. Disable Delay Time is the time duration from the midpoint of the D (disable) input signal to 10% of the output tristate response. See Figure 3.

28. Increasing output currents will become limited at 6.5 A. Hard shorts will breach the 6.5 A limit, forcing the output into an immediate tristate latch-OFF. See Figure 6 and Figure 7. Output current limiting will cause junction temperatures to rise. A junction temperature above 160°C will cause the output current limit to progressively "fold-back" (or decrease) to 2.5 A typical at 175°C where thermal latch-OFF will occur. See Figure 5.



Figure 5. Output Current Limiting Versus Temperature (Typical)



Figure 6. Output Load Current Limiting Versus Time



Figure 7. PWM Current Limiting Detail

## **Typical Switching Waveforms**

**Important** For all plots, the following applies:

- Ch2=2.0 A per division
- L<sub>LOAD</sub>=533 μH @ 1.0 kHz
- L<sub>LOAD</sub>=530 µH @ 10.0 kHz
- R<sub>LOAD</sub>=4.0 Ω



Figure 8. Output Voltage and Output Current vs. Input Voltage at V<sub>PWR</sub>=24 V, PMW Frequency of 1.0 kHz, and Duty Cycle of 10%







#### Figure 10. Output Voltage and Output Current vs. Input Voltage at V<sub>PWR</sub>=34 V, PMW Frequency of 1.0 kHz, and Duty Cycle of 90%, Showing Device in Current Limiting Mode







Figure 12. Output Voltage and Output Current vs. Input Voltage at V<sub>PWR</sub>=24 V, PMW Frequency of 10 kHz, and Duty Cycle of 50%











Figure 15. Output Voltage and Output Current vs. Input Voltage at V<sub>PWR</sub>=12 V, PMW Frequency of 20 kHz, and Duty Cycle of 90% for a Purely Resistive Load

#### Table 1. Truth Table

| Device State              | Input Conditions |    |     |     | Status O |      | utputs |  |
|---------------------------|------------------|----|-----|-----|----------|------|--------|--|
| Device State              | D1               | D2 | IN1 | IN2 | FS       | OUT1 | OUT2   |  |
| Forward                   | L                | Н  | Н   | L   | н        | н    | L      |  |
| Reverse                   | L                | Н  | L   | Н   | н        | L    | Н      |  |
| Free Wheeling Low         | L                | Н  | L   | L   | н        | L    | L      |  |
| Free Wheeling High        | L                | Н  | Н   | Н   | Н        | н    | Н      |  |
| Disable 1 (D1)            | Н                | х  | х   | Х   | L        | Z    | Z      |  |
| Disable 2 (D2)            | Х                | L  | х   | х   | L        | Z    | Z      |  |
| IN1 Disconnected          | L                | Н  | Z   | Х   | Н        | н    | х      |  |
| IN2 Disconnected          | L                | Н  | х   | Z   | Н        | х    | Н      |  |
| D1 Disconnected           | Z                | х  | х   | Х   | L        | Z    | Z      |  |
| D2 Disconnected           | x                | Z  | х   | Х   | L        | Z    | Z      |  |
| Undervoltage (Note 29)    | x                | х  | х   | Х   | L        | Z    | Z      |  |
| Overtemperature (Note 30) | x                | х  | х   | х   | L        | Z    | Z      |  |
| Overcurrent (Note 30)     | х                | Х  | Х   | Х   | L        | Z    | Z      |  |

The tristate conditions and the fault status are reset using D1 or  $\overline{D2}$ . The truth table uses the following notations: L = Low, H = High, X = High or Low, and Z = High impedance (all output power transistors are switched off).

Notes

29. In the case of an undervoltage condition, the outputs tristate and the fault status is SET logic LOW. Upon undervoltage recovery, fault status is reset automatically or automatically cleared and the outputs are restored to their original operating condition.

30. When an overcurrent or overtemperature condition is detected, the power outputs are tristate latched-OFF independent of the input signals and the fault status flag is SET logic LOW.

# SYSTEM / APPLICATION INFORMATION

#### INTRODUCTION

Numerous protection and operational features (speed, torque, direction, dynamic breaking, and PWM control), in addition to the 5.2 A output current capability, make the 33886 a very attractive, cost-effective solution for controlling a broad range of fractional horsepower DC-motors. A pair of 33886 devices can be used to control bipolar stepper motors in both directions. In addition, the 33886 can be used to control permanent magnet solenoids in a push-pull variable force fashion using PWM control. The 33886 can also be used to excite transformer primary windings with a switched square wave to produce secondary winding AC currents.

As shown in Figure 1, Internal Block Diagram, the 33886 is a fully protected monolithic H-Bridge with Fault Status reporting. For a DC-motor to run the input conditions need be as follows: D1 input logic LOW, D2 input logic HIGH, FS flag cleared (logic HIGH), with one IN logic LOW and the other IN logic HIGH to define output polarity. The 33886 can execute Dynamic Breaking by simultaneously turning-ON either the two High-Side or the two Low-Side H-Bridge switches; e.g., IN1 and IN2 logic HIGH or IN1 and IN2 logic LOW.

The 33886 outputs are capable of providing a continuous DC load current of 5.2 A from a 36 V  $V_{\rm PWR}$  source. An internal charge pump supports PWM frequencies up to 10 kHz. An

external pull-up resistor is required for the open drain  $\overline{\text{FS}}$  pin for fault status reporting.

Two independent inputs (IN1 and IN2) provide control of the two totem-pole half-bridge outputs. Two disable inputs (D1 and  $\overline{D2}$ ) are for forcing the H-Bridge outputs to a high impedance state (all H-Bridge switches OFF).

The 33886 has Undervoltage Shutdown with automatic recovery, Output Current Limiting, Output Short-Circuit Latch-OFF, and Overtemperature Latch-OFF. An Undervoltage Shutdown, Output Short-Circuit Latch-OFF, or Overtemperature Latch-OFF fault condition will cause the outputs to turn-OFF (tristate) and the fault output flag to be set LOW. Either of the D inputs or V<sub>PWR</sub> must be "toggled" to clear the fault flag. The Overcurrent/Overtemperature Shutdown scheme is unique and best described as using a junction temperature dependent output current "fold back" protection scheme. When an overcurrent condition is experienced, the current limited output is "ramped down" as the junction temperature increases above 160°C, until at 175°C the output current has decreased to about 2.5 A. Above 175°C, Overtemperature Shutdown (Latch-OFF) occurs. This feature allows the device to remain in operation for a longer time with unexpected loads, but with regressive output performance at junction temperatures above 160°C.

#### FUNCTIONAL PIN DESCRIPTION

#### **PGND** and **AGND**

Power and analog ground pins. The power and analog ground pins should be connected together with a very low impedance connection.

#### V<sub>PWR</sub>

 $V_{PWR}$  pins are the power supply inputs to the device. All  $V_{PWR}$  pins must be connected together on the printed circuit board with as short as possible traces offering as low impedance as possible between pins.

 $V_{PWR}$  pins have an undervoltage threshold. If the supply voltage drops below a  $V_{PWR}$  undervoltage threshold, the output power stage switches to a tristate condition and the fault status flag is SET and the Fault Status pin voltage switched to a logic LOW. When the supply voltage returns to a level that is above the threshold, the power stage automatically resumes normal operation according to the established condition of the input pins and the fault status flag is automatically reset logic HIGH.

## Fault Status (FS)

This pin is the device fault status output. This output is an active LOW open drain structure requiring a pull-up resistor to 5.0 V. Refer to Table 1, Truth Table.

### IN1, IN2, D1, and D2

These pins are input control pins used to control the outputs. These pins are 5.0 V CMOS-compatible inputs with hysteresis. The IN1 and IN2 independently control OUT1 and OUT2, respectively. D1 and  $\overline{D2}$  are complimentary inputs used to tristate disable the H-Bridge outputs.

When either D1 or  $\overline{D2}$  is SET (D1 = logic HIGH or  $\overline{D2}$  = logic LOW) in the disable state, outputs OUT1 and OUT2 are both tristate disabled; however, the rest of the device circuitry is fully operational and the supply I<sub>PWR(standby)</sub> current is reduced to a few milliamperes. See Table 1, Truth Table, and STATIC ELECTRICAL CHARACTERISTICS table.

#### OUT1 and OUT2

These pins are the outputs of the H-Bridge with integrated free-wheeling diodes. The bridge output is controlled using the IN1, IN2, D1, and  $\overline{D2}$  inputs. The outputs have Pulse Width Modulated (PWM) current limiting above 6.5 A. The outputs also have thermal shutdown (tristate latch-OFF) with hysteresis as well as short circuit latch-OFF protection.

A disable timer (time  $t_b$ ) incorporated to detect currents that are higher than current limit is activated at each output activation to facilitate detecting hard output short conditions. See Figure 7.

#### $C_{CP}$

Charge pump output pin. A filter capacitor (up to 33 nF) can be connected from the  $C_{CP}$  pin and PGND. The device can operate without the external capacitor, although the  $C_{CP}$  capacitor helps to reduce noise and allows the device to perform at maximum speed, timing, and PWM frequency.

#### PERFORMANCE FEATURES

#### **Short Circuit or Overcurrent Protection**

If an output overcurrent condition is detected, the power outputs tristate latched-OFF independent of the input signal states and the fault status output flag is SET logic LOW. If the D1 voltage changes from logic HIGH to logic LOW or from logic LOW to logic HIGH on D2, the output switches ON again and the fault status flag is reset (cleared) to a logic HIGH state.

The output stage will always switch into the mode defined by the input pins (IN1, IN2, D1, and D2), provided the device junction temperature is within the specified operating temperature.

#### **PWM Current Limiting**

The maximum current flow under normal operating conditions is limited to  $I_{MAX}$  (5.2 to 7.8 A). When the maximum current value is reached, the output stages are tristated for a fixed time ( $t_a$ ) of 20 µs typical. Depending on the time constant associated with the load characteristics, the output current decreases during the tristate duration until the next output ON cycle occurs. See Figure 7 and Figure 10.

The PWM current limitation value is dependent upon the device junction temperature. When -40°C <  $T_J$  < 160°C,  $I_{MAX}$  is between 5.2 and 7.8 A. When  $T_J$  exceeds 160°C, the  $I_{MAX}$  current decreases linearly down to 2.5 A typical at 175°C typical (or where the device reaches  $T_{LIM}$ ) and overtemperature shutdown occurs. See Figure 5. This feature allows the device to remain operational for a longer time but at a regressing output performance level at junction temperatures above 160°C.

#### **Overtemperature Shutdown and Hysteresis**

If an overtemperature condition occurs, the power outputs are tristate latched-OFF independent of the input signals and the fault status flag is SET logic LOW.

To reset from this condition, D1 must change from logic HIGH to logic LOW, or  $\overline{D2}$  must change from logic LOW to logic HIGH. When reset, the output stage switches ON again, provided that the junction temperature is now below the overtemperature threshold limit minus the hysteresis.

**Note** Resetting from the fault condition will clear the fault status flag.



### PACKAGE DIMENSIONS

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

MOTOROLA and the Stylized M Logo are registered in the US Patent and Trademark Office. All other product or service names are the property of their respective owners.

© Motorola, Inc. 2002

#### HOW TO REACH US:

USA/EUROPE/LOCATIONS NOT LISTED: Motorola Literature Distribution: P.O. Box 5405, Denver, Colorado 80217.

#### 1-303-675-2140 or 1-800-441-2447

JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1 Minami-Azabu. Minato-ku, Tokyo 106-8573 Japan. 81-3-3440-3569

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tao Po, N.T., Hong Kong. 852-26668334

TECHNICAL INFORMATION CENTER: 1-800-521-6274



SUNSTAR 商斯达实业集团是集研发、生产、工程、销售、代理经销、技术咨询、信息服务等为一体的高科技企业,是专业高科技电子产品生产厂家,是具有10多年历史的专业电子元器件供应商,是中国最早和最大的仓储式连锁规模经营大型综合电子零部件代理分销商之一,是一家专业代理和分銷世界各大品牌IC芯片和電子元器件的连锁经营综合性国际公司,专业经营进口、国产名厂名牌电子元件,型号、种类齐全。在香港、北京、深圳、上海、西安、成都等全国主要电子市场设有直属分公司和产品展示展销窗口门市部专卖店及代理分销商,已在全国范围内建成强大统一的供货和代理分销网络。我们专业代理经销、开发生产电子元器件、集成电路、传感器、微波光电元器件、工控机/DOC/DOM 电子盘、专用电路、单片机开发、MCU/DSP/ARM/FPGA软件硬件、二极管、三极管、模块等,是您可靠的一站式现货配套供应商、方案提供商、部件功能模块开发配套商。商斯达实业公司拥有庞大的资料库,有数位毕业于著名高校——有中国电子工业摇篮之称的西安电子科技大学(西军电)并长期从事国防尖端科技研究的高级工程师为您精挑细选、量身订做各种高科技电子元器件,并解决各种技术问题。

更多产品请看本公司产品专用销售网站:

商斯达中国传感器科技信息网: http://www.sensor-ic.com/

商斯达工控安防网: <u>http://www.pc-ps.net/</u>

商斯达电子元器件网: <u>http://www.sunstare.com/</u>

商斯达微波光电产品网:HTTP://www.rfoe.net/

商斯达消费电子产品网://www.icasic.com/

商斯达实业科技产品网://www.sunstars.cn/

传感器销售热线:

地址: 深圳市福田区福华路福庆街鸿图大厦 1602 室

电话: 0755-83370250 83376489 83376549 83607652 83370251 82500323

传真: 0755-83376182 (0) 13902971329 MSN: <u>SUNS8888@hotmail.com</u>

邮编: 518033 E-mail:<u>szss20@163.com</u> QQ: 195847376

深圳赛格展销部: 深圳华强北路赛格电子市场 2583 号 电话: 0755-83665529 25059422 技术支持: 0755-83394033 13501568376

欢迎索取免费详细资料、设计指南和光盘;产品凡多,未能尽录,欢迎来电查询。 北京分公司:北京海淀区知春路132号中发电子大厦3097号

TEL: 010-81159046 82615020 13501189838 FAX: 010-62543996

- 上海分公司:上海市北京东路 668 号上海賽格电子市场 2B35 号
  - TEL: 021-28311762 56703037 13701955389 FAX: 021-56703037

西安分公司:西安高新开发区 20 所(中国电子科技集团导航技术研究所)

西安劳动南路 88 号电子商城二楼 D23 号

TEL: 029-81022619 13072977981 FAX:029-88789382